

**Tutorial 6: Paging** 

CS3103
Operating Systems



# Concept of Paging

- Paging splits up address space into fixed-sized unit called a page.
  - Segmentation: variable size of logical segments(code, stack, heap, etc.)
- With paging, physical memory is also split into some number of pages called a page frame.

Page table per process is needed to translate the virtual address to physical address.



# **Advantages Of Paging**

- Flexibility: Supporting the abstraction of address space effectively
  - Don't need assumption how heap and stack grow and are used

- Simplicity: ease of free-space management
  - The page in address space and the page frame are the same size.
  - Easy to allocate and keep a free list



# **Example: A Simple Paging**

128-byte physical memory with 16 bytes page frames

64-byte address space with 16 bytes pages page frame 0 of physical memory reserved for OS 16 page frame 1 (unused) 32 page 3 of AS page frame 2 page 0 of AS page frame 3 0 (page 0 of the address space) 16 (unused) page frame 4 (page 1) 80 32 page frame 5 page 2 of AS (page 2) 96 48 (unused) page frame 6 (page 3) 64 112 page frame 7 page 1 of AS A Simple 64-byte Address Space 128

#### **Address Translation**

- Two components in the virtual address
  - VPN: virtual page number
  - Offset: offset within the page



Example: virtual address 21 in 64-byte address space





### **Example: Address Translation**

► The virtual address 21 in 64-byte address space





# What Is In The Page Table?

- The page table is just a data structure that is used to map the virtual address to physical address.
  - Simplest form: a linear page table, an array
- The OS indexes the array by VPN, and looks up the page-table entry.



# Common Flags Of Page Table Entry

- Valid Bit: Indicating whether the particular translation is valid.
- Protection Bit: Indicating whether the page could be read from, written to, or executed from
- Present Bit: Indicating whether this page is in physical memory or on disk (swapped out)
- Dirty Bit: Indicating whether the page has been modified since it was brought into memory
- Reference Bit (Accessed Bit): Indicating that a page has been accessed



### Example: paging-linear-translate.py

- The format of the page table is simple:
- The high-order (left-most) bit is the VALID bit.
- If the bit is 1, the rest of the entry is the PFN.
- If the bit is 0, the page is not valid.

|   |    |            | Negio PFN                               |
|---|----|------------|-----------------------------------------|
| [ | 0] | 0x8000000c | 1000000000000000000000000001100         |
| [ | 1] | 0x0000000  | 000000000000000000000000000000000000000 |
| [ | 2] | 0x0000000  | 000000000000000000000000000000000000    |
| [ | 3] | 0x80000006 | 100000000000000000000000000000110       |



### A Detailed Linear Page Table Example

- Some basic assumptions:
  - address space size 16k (VA: 14 bits)
  - physical memory size 64k
  - page size 4k (offset: 12 bits)

- Translate VA: 0x00003229:
  - Binary: 11 0010 0010 1001



### Paging: Linear Tables

- Page tables for each process are stored in memory.
- Page table are too big and thus consume too much memory.
  - 32-bit address space with 4-KB pages, 20 bits for VPN
    - $4MB = 2^{20}$  entries \* 4 Bytes per page table entry
    - Now imagine there are 100 processes running: this means the OS would need 400MB of memory just for all those address translations!



**Process A** 



Page table size =  $\frac{2^{32}}{2^{12}} * 4Byte = 4MByte$ 



# Paging: Bigger Pages

- We could reduce the size of the page table in one simple way: use bigger pages.
  - Assume that 32-bit address space with 16KB pages and 4-byte page-table entry.





Big pages lead to internal fragmentation.

### Paging: Multi-level Page Tables

- In order to reduce the memory overhead of page tables.
- Turns the linear page table into something like a tree.
  - Chop up the page table into page-sized units.
  - If an entire page of page-table entries is invalid, don't allocate that page of the page table at all.
  - To track whether a page of the page table is valid, use a new structure, called page directory.



# Multi-level Page Tables: Page directory





Linear (Left) And Multi-Level (Right) Page Tables

PTBR: page table base register, PDBR: page directory base register.

# Multi-level Page Tables: Page directory entries

- The page directory contains one entry per page of the page table.
  - It consists of a number of page directory entries (PDE).
- PDE has a valid bit and page frame number (PFN).



### Multi-level Page Tables: Advantage & Disadvantage

#### Advantage

- Only allocates page-table space in proportion to the amount of address space you are using.
- The OS can grab the next free page when it needs to allocate or grow a page table.

#### Disadvantage

- Multi-level table is a small example of a time-space trade-off.
- Complexity.



### Multi-level Page Table: Level of indirection

- A multi-level structure can adjust level of indirection through use of the page directory.
  - Indirection place page-table pages wherever we would like in physical memory.



# A Detailed Multi-Level Page Table Example

- ► To understand the idea behind multi-level page tables better, let's do an example.
- Some basic assumptions:

| Flag                 | Detail             | 15-bits Virtual Address            |  |  |  |
|----------------------|--------------------|------------------------------------|--|--|--|
| Address space        | 32 KB (1024 pages) | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |  |  |  |
| Page size            | 32 bytes           | VPN Offset                         |  |  |  |
| Virtual address      | 15 bits            | VPN                                |  |  |  |
| VPN                  | 10 bits            | 12-bits Physical Address           |  |  |  |
| Offset               | 5 bits             | 11 10 9 8 7 6 5 4 3 2 1 0          |  |  |  |
| Page entry per page  | 32 PTEs → lo       | $g_2$ $32 = 5$                     |  |  |  |
| Physical memory size | 4 KB (128 pages)   | PFN Offset                         |  |  |  |



# A Detailed Multi-Level Page Table Example: Page Directory Index

- The page directory needs one entry per page of the page table
  - it has 32 page-directory entries (PDEs).
- ► The page-directory entry is invalid → Raise an exception (The access is invalid)



- The format of a PDE is (8 bits or 1 byte):
  - VALID | PT6 ... PT0





# A Detailed Multi-Level Page Table Example: Page Table Index

- The PDE is valid, we have more work to do.
  - To fetch the page table entry (PTE) from the page of the page table pointed to by this page-directory entry.
- This page-table index can then be used to index into the page table itself.



- The format of a PTE is (8 bits or 1 byte):
  - VALID | PFN6 ... PFN0





- Page directory base register (PDBR): This means the page directory is held in this page, e.g., 108 (decimal).
- A memory page dump:
  - shows the 32 bytes found on pages 0, 1, 2, and so forth. The first byte (0th byte) on page
     0 has the value 0x1b, the second is 0x1d, the third 0x05, and so forth.



- Run ./paging-multilevel-translate.py
  - It gives the value of the PDBR (108), a complete dump of each page of memory, and a list of virtual addresses to translate (611c, 3da8, etc).

#### Steps:

- Use the PDBR to find the relevant page table entries for this virtual page.
- Then find if it is valid. If so, use the translation to form a final physical address. Using this address, you can find the VALUE that the memory reference is looking for. Note that the virtual address may not be valid and thus generate a fault.



 Let's try to translate virtual address 0x611c to physical address and fetch its value if it is a valid address.



Step 1: Use the PDBR to find the page directory on page 108.

- Step 2: Convert virtual address 611c to binary (15 bits): 110000100011100.
- Step 3: PDE
  - PDE index: 0b11000 = 0x18 = 24
  - PDE content: a1, 24th byte on page 108
    - 0xa1= 0b10100001
    - Valid bit: 1, PT (PFN): 0b0100001=0x21=33



| VALID | PT6 | PT5 | PT4 | PT3 | PT2 | PT1 | PT0 |
|-------|-----|-----|-----|-----|-----|-----|-----|
| 1     | 0   | 1   | 0   | 0   | 0   | 0   | 1   |



Note: Numbers are in base 10 representation by default. To distinguish the different number systems, suffixes will be used, 0b for binary numbers and 0x for hexadecimal numbers. We sometimes prefix decimal numbers with "0d" (zero d).

Step 4: Locate memory page 33.

- Step 5: PTE
  - PTE index: 0b01000 = 0x8 = 8
  - PTE content: b5, 8th byte on page 33
    - 0xb5 = 0b10110101
    - Valid bit: 1, PFN: 0b0110101 = 0x35 = 53



| VALID | PFN6 | PFN5 | PFN4 | PFN3 | PFN2 | PFN1 | PFN0 |
|-------|------|------|------|------|------|------|------|
| 1     | 0    | 1    | 1    | 0    | 1    | 0    | 1    |



- Step 6: Physical Address
  - PFN: 0b0110101 = 53, Offset 0b11100 = 28
  - Physical Address: 0b011010111100 = 0x6bc



Step 7: Locate memory page 53.

- Step 8: Load Data
  - Page offset: 0b11100 = 0x1c = 28
  - Value: <sup>08</sup>, 28<sup>th</sup> byte on page 53
    - 0x08 = 0b00001000 = 8

- Summary:
- Virtual Address 0x611c:
  - pde index:0x18 [decimal 24] pde contents:0xa1 (valid 1, pfn 0x21 [decimal 33])
  - pte index:0x8 [decimal 8] pte contents:0xb5 (valid 1, pfn 0x35 [decimal 53])
  - Translates to Physical Address 0x6bc --> Value: 08
- Note that the virtual address may not be valid and thus generate a fault.
  - For example: when translating virtual address 0x3da8, the page table entry is not valid.



# Reference: Decimal, Binary, Hex

| Decimal | Binary | Hexadecimal |
|---------|--------|-------------|
| 0       | 0000   | 0           |
| 1       | 0001   | 1           |
| 2       | 0010   | 2           |
| 3       | 0011   | 3           |
| 4       | 0100   | 4           |
| 5       | 0101   | 5           |
| 6       | 0110   | 6           |
| 7       | 0111   | 7           |
| 8       | 1000   | 8           |
| 9       | 1001   | 9           |
| 10      | 1010   | А           |
| 11      | 1011   | В           |
| 12      | 1100   | С           |
| 13      | 1101   | D           |
| 14      | 1110   | E           |
| 15      | 1111   | F           |

